Need more?
Quantity | Price |
---|---|
5+ | RM1.340 |
10+ | RM0.793 |
100+ | RM0.583 |
500+ | RM0.566 |
1000+ | RM0.549 |
5000+ | RM0.532 |
10000+ | RM0.515 |
Product Information
Product Overview
The SN74LVC2G74DCUR is a single Positive-edge-triggered D-type Flip-flop with clear and preset. A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D-input can be changed without affecting the levels at the outputs.
- 5.9ns at 3.3V Maximum TPD
- Low power consumption
- IOFF supports live insertion, partial-power-down mode and back-drive protection
- Latch-up performance exceeds 100mA per JESD 78
- ESD protection exceeds JESD 22
Applications
Communications & Networking
Warnings
This device has limited built-in ESD protection, leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
Technical Specifications
74LVC74
4.1ns
32mA
VSSOP
Positive Edge
1.65V
74LVC
-40°C
-
D
200MHz
VSSOP
8Pins
Differential / Complementary
6.5V
7474
85°C
-
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Thailand
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate