Need more?
Quantity | Price |
---|---|
1+ | RM1.870 |
10+ | RM1.170 |
100+ | RM1.130 |
500+ | RM1.090 |
1000+ | RM1.050 |
2500+ | RM1.010 |
5000+ | RM0.963 |
Product Information
Product Overview
The 74AHC573BQ is an octal transparent D-type Latch pin compatible with low-power Schottky TTL (LSTTL). It consists of eight D-type transparent latches featuring separate D-type inputs for each latch and 3-state true outputs for bus oriented applications. A LE and an OE\ are common to all latches. When pin LE is high, data at the Dn inputs enters the latches. In this condition the latches are transparent, i.e. a latch output will change state each time its corresponding Dn input changes. When pin LE is low, the latches store the information that is present at the Dn inputs, after a set-up time preceding the high-to-low transition of LE. When pin OE\ is low, the contents of the 8 latches are available at the outputs. When pin OE\ is high, the outputs go to the high-impedance OFF-state. Operation of the OE\ input does not affect the state of the latches.
- Balanced propagation delays
- All inputs have a Schmitt trigger action
- Common 3-state output enable input
- Inputs accept voltages higher than VCC
- CMOS Input level
- Complies with JEDEC standard No. 7A
Applications
Communications & Networking
Technical Specifications
74AHC573
CMOS
8mA
DHVQFN
2V
8bit
74573
125°C
-
No SVHC (21-Jan-2025)
D Type Transparent
3.9ns
DHVQFN
20Pins
5.5V
74AHC
-40°C
-
MSL 1 - Unlimited
Technical Docs (3)
Associated Products
3 Products Found
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Thailand
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate